Intel 64 and IA-32 Architectures Software Developers Manual Volume 3B, System Programming Guide Part 2

Table Of Contents
B-146 Vol. 3
MODEL-SPECIFIC REGISTERS (MSRS)
Table B-10. MSRs in Pentium M Processors
Register
Address
Register Name Bit Description
Hex Dec
0H 0 P5_MC_ADDR See Appendix B.9, “MSRs in Pentium Processors.
1H 1 P5_MC_TYPE See Appendix B.9, “MSRs in Pentium Processors.
10H 16 IA32_TIME_STAMP_
COUNTER
See Section 18.11, “Time-Stamp Counter.” and see
Table B-2
17H 23 IA32_PLATFORM_ID Platform ID. (R). see Table B-2
The operating system can use this MSR to
determine “slot” information for the processor and
the proper microcode update to load.
2AH 42 MSR_EBL_CR_POWERON Processor Hard Power-On Configuration.
(R/W) Enables and disables processor features. (R)
Indicates current processor configuration.
0 Reserved.
1 Data Error Checking Enable. (R)
0 = Disabled
Always 0 on the Pentium M processor.
2 Response Error Checking Enable. (R)
0 = Disabled
Always 0 on the Pentium M processor.
3 MCERR# Drive Enable. (R)
0 = Disabled
Always 0 on the Pentium M processor.
4 Address Parity Enable. (R)
0 = Disabled
Always 0 on the Pentium M processor.
6:5 Reserved.
7 BINIT# Driver Enable. (R)
1 = Enabled; 0 = Disabled
Always 0 on the Pentium M processor.
8 Output Tri-state Enabled. (R/O)
1 = Enabled; 0 = Disabled
9 Execute BIST. (R/O)
1 = Enabled; 0 = Disabled