Intel 64 and IA-32 Architectures Software Developers Manual Volume 3B, System Programming Guide Part 2

Table Of Contents
Vol. 3 B-147
MODEL-SPECIFIC REGISTERS (MSRS)
10 MCERR# Observation Enabled. (R/O)
1 = Enabled; 0 = Disabled
Always 0 on the Pentium M processor.
11 Reserved.
12 BINIT# Observation Enabled. (R/O)
1 = Enabled; 0 = Disabled
Always 0 on the Pentium M processor.
13 Reserved
14 1 MByte Power on Reset Vector. (R/O)
1 = 1 MByte; 0 = 4 GBytes
Always 0 on the Pentium M processor.
15 Reserved.
17:16 APIC Cluster ID. (R/O)
Always 00B on the Pentium M processor.
18 System Bus Frequency. (R/O)
0 = 100 MHz
1 = Reserved
Always 0 on the Pentium M processor.
19 Reserved.
21: 20 Symmetric Arbitration ID. (R/O)
Always 00B on the Pentium M processor.
26:22 Clock Frequency Ratio (R/O)
40H 64 MSR_LASTBRANCH_0 Last Branch Record 0. (R/W)
One of 8 last branch record registers on the last
branch record stack: bits 31-0 hold the ‘from’
address and bits 63-32 hold the to address.
See also:
Last Branch Record Stack TOS at 1C9H
•Section 18.9,Last Branch, Interrupt, and
Exception Recording (Pentium M Processors)”
41H 65 MSR_LASTBRANCH_1 Last Branch Record 1. (R/W)
See description of MSR_LASTBRANCH_0.
Table B-10. MSRs in Pentium M Processors (Contd.)
Register
Address
Register Name Bit Description
Hex Dec