Intel 64 and IA-32 Architectures Software Developers Manual Volume 3B, System Programming Guide Part 2

Table Of Contents
B-148 Vol. 3
MODEL-SPECIFIC REGISTERS (MSRS)
42H 66 MSR_LASTBRANCH_2 Last Branch Record 2. (R/W)
See description of MSR_LASTBRANCH_0.
43H 67 MSR_LASTBRANCH_3 Last Branch Record 3. (R/W)
See description of MSR_LASTBRANCH_0.
44H 68 MSR_LASTBRANCH_4 Last Branch Record 4. (R/W)
See description of MSR_LASTBRANCH_0.
45H 69 MSR_LASTBRANCH_5 Last Branch Record 5. (R/W)
See description of MSR_LASTBRANCH_0.
46H 70 MSR_LASTBRANCH_6 Last Branch Record 6. (R/W)
See description of MSR_LASTBRANCH_0.
47H 71 MSR_LASTBRANCH_7 Last Branch Record 7. (R/W)
See description of MSR_LASTBRANCH_0.
119H 281 MSR_BBL_CR_CTL
63:0 Reserved.
11EH 281 MSR_BBL_CR_CTL3
0 L2 Hardware Enabled. (RO)
1 = If the L2 is hardware-enabled
0 = Indicates if the L2 is hardware-disabled
4:1 Reserved.
5 ECC Check Enable. (RO)
This bit enables ECC checking on the cache data
bus. ECC is always generated on write cycles.
0 = Disabled (default)
1 = Enabled
For the Pentium M processor, ECC checking on the
cache data bus is always enabled.
7:6 Reserved.
Table B-10. MSRs in Pentium M Processors (Contd.)
Register
Address
Register Name Bit Description
Hex Dec