Intel 64 and IA-32 Architectures Software Developers Manual Volume 3B, System Programming Guide Part 2

Table Of Contents
Vol. 3 B-149
MODEL-SPECIFIC REGISTERS (MSRS)
8 L2 Enabled. (R/W)
1 = L2 cache has been initialized
0 = Disabled (default)
Until this bit is set the processor will not respond
to the WBINVD instruction or the assertion of the
FLUSH# input.
22:9 Reserved.
23 L2 Not Present. (RO)
0 = L2 Present
1 = L2 Not Present
63:24 Reserved.
179H 377 IA32_MCG_CAP
7:0 Count. (RO)
Indicates the number of hardware unit error
reporting banks available in the processor
8 IA32_MCG_CTL Present. (RO)
1 = Indicates that the processor implements the
MSR_MCG_CTL register found at MSR 17BH.
0 = Not supported.
63:9 Reserved.
17AH 378 IA32_MCG_STATUS
0 RIPV.
When set, this bit indicates that the instruction
addressed by the instruction pointer pushed on
the stack (when the machine check was
generated) can be used to restart the program. If
this bit is cleared, the program cannot be reliably
restarted
1 EIPV.
When set, this bit indicates that the instruction
addressed by the instruction pointer pushed on
the stack (when the machine check was
generated) is directly associated with the error.
Table B-10. MSRs in Pentium M Processors (Contd.)
Register
Address
Register Name Bit Description
Hex Dec