Intel 64 and IA-32 Architectures Software Developers Manual Volume 3B, System Programming Guide Part 2

Table Of Contents
B-150 Vol. 3
MODEL-SPECIFIC REGISTERS (MSRS)
2 MCIP.
When set, this bit indicates that a machine check
has been generated. If a second machine check is
detected while this bit is still set, the processor
enters a shutdown state. Software should write
this bit to 0 after processing a machine check
exception.
63:3 Reserved.
198H 408 IA32_PERF_STATUS see Table B-2
199H 409 IA32_PERF_CTL see Table B-2
19AH 410 IA32_CLOCK_
MODULATION
Clock Modulation. (R/W). see Table B-2.
See Section 13.5.3, “Software Controlled Clock
Modulation.
19BH 411 IA32_THERM_
INTERRUPT
Thermal Interrupt Control. (R/W). see Table B-2.
See Section 13.5.2, “Thermal Monitor.”
19CH 412 IA32_THERM_
STATUS
Thermal Monitor Status. (R/W). see Table B-2
See Section 13.5.2, “Thermal Monitor.
19DH 413 MSR_THERM2_CTL
15:0 Reserved.
16 TM_SELECT. (R/W)
Mode of automatic thermal monitor:
0 = Thermal Monitor 1 (thermally-initiated on-die
modulation of the stop-clock duty cycle)
1 = Thermal Monitor 2 (thermally-initiated
frequency transitions)
If bit 3 of the IA32_MISC_ENABLE register is
cleared, TM_SELECT has no effect. Neither TM1
nor TM2 will be enabled.
63:16 Reserved
1A0 416 IA32_MISC_ENABLE Enable Miscellaneous Processor Features.
(R/W)
Allows a variety of processor functions to be
enabled and disabled.
2:0 Reserved.
Table B-10. MSRs in Pentium M Processors (Contd.)
Register
Address
Register Name Bit Description
Hex Dec