Intel 64 and IA-32 Architectures Software Developers Manual Volume 3B, System Programming Guide Part 2

Table Of Contents
B-156 Vol. 3
MODEL-SPECIFIC REGISTERS (MSRS)
52:50 Platform Id. (R)
Contains information concerning the intended
platform for the processor.
52 51 50
0 0 0 Processor Flag 0
0 0 1 Processor Flag 1
0 1 0 Processor Flag 2
0 1 1 Processor Flag 3
1 0 0 Processor Flag 4
1 0 1 Processor Flag 5
1 1 0 Processor Flag 6
1 1 1 Processor Flag 7
56:53 L2 Cache Latency Read.
59:57 Reserved.
60 Clock Frequency Ratio Read.
63:61 Reserved.
1BH 27 APIC_BASE Section 9.4.4, “Local APIC Status and Location.
7:0 Reserved.
8 Boot Strap Processor indicator Bit.
1 = BSP
10:9 Reserved.
11 APIC Global Enable Bit - Permanent till reset.
1 = Enabled
0 = Disabled
31:12 APIC Base Address.
63:32 Reserved.
2AH 42 EBL_CR_POWERON Processor Hard Power-On Configuration. (R/W)
Enables and disables processor features; (R)
indicates current processor configuration.
0Reserved.
1
1 Data Error Checking Enable. (R/W)
1 = Enabled
0 = Disabled
Table B-11. MSRs in the P6 Family Processors (Contd.)
Register
Address
Register Name Bit Description
Hex Dec