Intel 64 and IA-32 Architectures Software Developers Manual Volume 3B, System Programming Guide Part 2

Table Of Contents
B-158 Vol. 3
MODEL-SPECIFIC REGISTERS (MSRS)
13 In Order Queue Depth. (R)
1 = 1
0 = 8
14 1-MByte Power on Reset Vector. (R)
1 = 1MByte
0 = 4GBytes
15 FRC Mode Enable. (R)
1 = Enabled
0 = Disabled
17:16 APIC Cluster ID. (R)
19:18 System Bus Frequency. (R)
00 = 66MHz
10 = 100Mhz
01 = 133MHz
11 = Reserved
21: 20 Symmetric Arbitration ID. (R)
25:22 Clock Frequency Ratio. (R)
26 Low Power Mode Enable. (R/W)
27 Clock Frequency Ratio.
63:28 Reserved.
1
33H 51 TEST_CTL Test Control Register.
29:0 Reserved.
30 Streaming Buffer Disable.
31 Disable LOCK#.
Assertion for split locked access.
79H 121 BIOS_UPDT_TRIG BIOS Update Trigger Register.
88 136 BBL_CR_D0[63:0] Chunk 0 data register D[63:0]: used to write to and
read from the L2
89 137 BBL_CR_D1[63:0] Chunk 1 data register D[63:0]: used to write to and
read from the L2
8A 138 BBL_CR_D2[63:0] Chunk 2 data register D[63:0]: used to write to and
read from the L2
Table B-11. MSRs in the P6 Family Processors (Contd.)
Register
Address
Register Name Bit Description
Hex Dec