Intel 64 and IA-32 Architectures Software Developers Manual Volume 3B, System Programming Guide Part 2

Table Of Contents
Vol. 3 B-165
MODEL-SPECIFIC REGISTERS (MSRS)
250H 592 MTRRfix64K_00000
258H 600 MTRRfix16K_80000
259H 601 MTRRfix16K_A0000
268H 616 MTRRfix4K_C0000
269H 617 MTRRfix4K_C8000
26AH 618 MTRRfix4K_D0000
26BH 619 MTRRfix4K_D8000
26CH 620 MTRRfix4K_E0000
26DH 621 MTRRfix4K_E8000
26EH 622 MTRRfix4K_F0000
26FH 623 MTRRfix4K_F8000
2FFH 767 MTRRdefType
2:0 Default memory type
10 Fixed MTRR enable
11 MTRR Enable
400H 1024 MC0_CTL
401H 1025 MC0_STATUS
63 MC_STATUS_V
62 MC_STATUS_O
61 MC_STATUS_UC
60 MC_STATUS_EN. (Note: For MC0_STATUS only, this
bit is hardcoded to 1.)
59 MC_STATUS_MISCV
58 MC_STATUS_ADDRV
57 MC_STATUS_DAM
31:16 MC_STATUS_MCACOD
15:0 MC_STATUS_MSCOD
402H 1026 MC0_ADDR
403H 1027 MC0_MISC Defined in MCA architecture but not implemented
in the P6 family processors
Table B-11. MSRs in the P6 Family Processors (Contd.)
Register
Address
Register Name Bit Description
Hex Dec