Intel 64 and IA-32 Architectures Software Developers Manual Volume 3B, System Programming Guide Part 2

Table Of Contents
Vol. 3 E-11
INTERPRETING MACHINE-CHECK ERROR CODES
E.3 INCREMENTAL DECODING INFORMATION:
PROCESSOR FAMILY WITH CPUID
DISPLAYFAMILY_DISPLAYMODEL SIGNATURE
06_1AH, MACHINE ERROR CODES FOR MACHINE
CHECK
Table E-8 through Table E-12 provide information for interpreting additional model-
specific fields for memory controller errors relating to the processor family with
CPUID DisplayFamily_DisplaySignature 06_1AH, which supports Intel QuickPath
Interconnect links. Incremental MC error codes related to the QPI links are reported
in the register banks IA32_MC0 and IA32_MC1, incremental error codes for internal
machine check is reported in the register bank IA32_MC7, and incremental error
codes for the memory controller unit is reported in the register banks IA32_MC8.
0000_0000_0000_1000 0x0008 FSB Arb Timeout Error
0000_0000_0000_1010 0x000A Inclusion Error from Core 2
0000_0000_0000_1011 0x000B Write Exclusive Error from Core 2
0000_0010_0000_0000 0x0200 Internal Timeout error
0000_0011_0000_0000 0x0300 Internal Timeout Error
0000_0100_0000_0000 0x0400 Intel® Cache Safe Technology Queue Full Error or Disabled-
ways-in-a-set overflow
0000_0101_0000_0000 0x0500 Quiet cycle Timeout Error (correctable)
1100_0000_0000_0010 0xC002 Correctable ECC event on outgoing Core 0 data
1100_0000_0000_0100 0xC004 Correctable ECC event on outgoing Core 1 data
1100_0000_0000_1000 0xC008 Correctable ECC event on outgoing Core 2 data
1110_0000_0000_0010 0xE002 Uncorrectable ECC error on outgoing Core 0 data
1110_0000_0000_0100 0xE004 Uncorrectable ECC error on outgoing Core 1 data
1110_0000_0000_1000 0xE008 Uncorrectable ECC error on outgoing Core 2 data
— all other encodings — Reserved
Table E-7. Type C Cache Bus Controller Error Codes
MC4_STATUS[31:16] (MSCE) Value Error Description