Intel 64 and IA-32 Architectures Software Developers Manual Volume 3B, System Programming Guide Part 2

Table Of Contents
E-16 Vol. 3
INTERPRETING MACHINE-CHECK ERROR CODES
Table E-10 provides information on interpreting additional family 0FH, model specific
fields for cache hierarchy errors. These errors are reported in one of the
IA32_MCi_STATUS MSRs. These errors are reported, architecturally, as compound
errors with a general form of 0000 0001 RRRR TTLL in the MCA error code field. See
Chapter 14 for how to interpret the compound error code.
E.4.1 Model-Specific Machine Check Error Codes for Intel Xeon
Processor MP 7100 Series
Intel Xeon processor MP 7100 series has 5 register banks which contains information
related to Machine Check Errors. MCi_STATUS[63:0] refers to all 5 register banks.
MC0_STATUS[63:0] through MC3_STATUS[63:0] is the same as on previous genera-
tion of Intel Xeon processors within Family 0FH. MC4_STATUS[63:0] is the main error
20 Processor Signature =
00000F04H: Invalid PIC
request
All other processors:
Reserved
Processor Signature = 00000F04H.
Indicates error due to an invalid PIC request
access was made to PIC space with WB
memory):
1 = Invalid PIC request error
0 = No Invalid PIC request error
Reserved
21 Pad state machine The state machine that tracks P and N
data-strobe relative timing has become
unsynchronized or a glitch has been
detected.
22 Pad strobe glitch Data strobe glitch
Type Bit No. Bit Function Bit Description
23 Pad address glitch Address strobe glitch
Other
Information
24-56 Reserved Reserved
Status
register
validity
indicators
1
57-63
NOTES:
1. These fields are architecturally defined. Refer to Chapter 14, “Machine-Check Architecture,
for more information.
Table E-13. Incremental Decoding Information: Processor Family 0FH
Machine Error Codes For Machine Check (Contd.)
Type Bit No. Bit Function Bit Description