Intel 64 and IA-32 Architectures Software Developers Manual Volume 3B, System Programming Guide Part 2

Table Of Contents
E-22 Vol. 3
INTERPRETING MACHINE-CHECK ERROR CODES
Exactly one of the bits defined in the preceding table will be set for a Bus and Inter-
connect Error. The Data ECC can be correctable or uncorrectable (the
MC4_STATUS.UC bit, of course, distinguishes between correctable and uncorrectable
cases with the Other_Info field possibly providing the ECC Syndrome for correctable
errors). All other errors for this processor MCA Error Type are uncorrectable.
Table E-18. Type B Bus and Interconnect Error Codes
Bit Num Sub-Field Name Description
16 FSB Request
Parity
Parity error detected during FSB request phase
17 Core0 Addr Parity Parity error detected on Core 0 request’s address field
18 Core1 Addr Parity Parity error detected on Core 1 request’s address field
19 Reserved
20 FSB Response
Parity
Parity error on FSB response field detected
21 FSB Data Parity FSB data parity error on inbound data detected
22 Core0 Data Parity Data parity error on data received from Core 0 detected
23 Core1 Data Parity Data parity error on data received from Core 1 detected
24 IDS Parity Detected an Enhanced Defer parity error (phase A or phase B)
25 FSB Inbound Data
ECC
Data ECC event to error on inbound data (correctable or
uncorrectable)
26 FSB Data Glitch Pad logic detected a data strobe ‘glitch’ (or sequencing error)
27 FSB Address Glitch Pad logic detected a request strobe ‘glitch’ (or sequencing
error)
31:28 --- Reserved