Intel 64 and IA-32 Architectures Software Developers Manual Volume 3B, System Programming Guide Part 2

Table Of Contents
Vol. 3 18-83
DEBUGGING AND PERFORMANCE MONITORING
Figure 18-31 shows the layout of MSR_UNCORE_PERF_GLOBAL_OVF_CTRL.
Figure 18-30. Layout of MSR_UNCORE_PERF_GLOBAL_STATUS MSR
Figure 18-31. Layout of MSR_UNCORE_PERF_GLOBAL_OVF_CTRL MSR
CHG (R/W)
OVF_PMI (R/W)
87 0
32
31
Reserved
63
2
4
31
56
62 6061
OVF_PC7 (R/O)
OVF_PC6 (R/O)
OVF_PC5 (R/O)
OVF_PC4 (R/O)
OVF_PC3 (R/O)
OVF_PC2 (R/O)
OVF_PC1 (R/O)
OVF_PC0 (R/O)
OVF_FC0 (R/O)
RESET Value — 0x00000000_00000000
CLR_CHG (WO1)
CLR_OVF_PMI (WO1)
87 0
32
31
Reserved
63
2
4
31
56
62 6061
CLR_OVF_PC7 (WO1)
CLR_OVF_PC6 (WO1)
CLR_OVF_PC5 (WO1)
CLR_OVF_PC4 (WO1)
CLR_OVF_PC3 (WO1)
CLR_OVF_PC2 (WO1)
CLR_OVF_PC1 (WO1)
CLR_OVF_PC0 (WO1)
CLR_OVF_FC0 (WO1)
RESET Value — 0x00000000_00000000