Intel 64 and IA-32 Architectures Software Developers Manual Volume 3B, System Programming Guide Part 2

Table Of Contents
Vol. 3B Index -13
INDEX
MESI cache protocol, 10-13
LAR instruction, 2-30, 4-35
Larger page sizes
introduction of, 17-36
support for, 17-26
Last branch
interrupt & exception recording
description of, 18-14, 18-20, 18-22, 18-26,
18-35, 18-37, 18-39
record stack, 18-17, 18-23, 18-24, 18-27, 18-28,
18-30, 18-36, 18-38, B-109, B-110, B-124
record top-of-stack pointer, 18-18, 18-23, 18-24,
18-36, 18-38
LastBranchFromIP MSR, 18-40, 18-41
LastBranchToIP MSR, 18-40, 18-41
LastExceptionFromIP MSR, 18-18, 18-30, 18-36,
18-38, 18-40, 18-41
LastExceptionToIP MSR, 18-18, 18-30, 18-36, 18-38,
18-40, 18-41
LBR (last branch/interrupt/exception) flag,
DEBUGCTLMSR MSR, 18-26, 18-28, 18-39,
18-41
LDR
Logical Destination Register, 9-25, 9-49, 9-50
LDS instruction, 3-11, 4-11
LDT
associated with a task, 6-3
description of, 2-5, 2-6, 3-21
index into with index field of segment selector,
3-9
pointer to in TSS, 6-6
pointers to exception and interrupt handlers, 5-16
segment descriptors in, 3-13
segment selector field, TSS, 6-19
selecting with TI (table indicator) flag of segment
selector, 3-10
setting up during initialization, 8-12
task switching, 6-12
task-gate descriptor, 6-11
use in address translation, 3-8
LDTR register
description of, 2-5, 2-6, 2-9, 2-16, 3-21
IA-32e mode, 2-16
limit, 4-7
storing, 3-21
LE (local exact breakpoint enable) flag, DR7 register,
18-5, 18-12
LEN0-LEN3 (Length) fields, DR7 register, 18-6
LES instruction, 3-11, 4-11, 5-34
LFENCE instruction, 2-21, 7-9, 7-22, 7-23, 7-25
LFS instruction, 3-11, 4-11
LGDT instruction, 2-29, 4-34, 7-25, 8-12, 17-27
LGS instruction, 3-11, 4-11
LIDT instruction, 2-29, 4-34, 5-13, 7-25, 8-11, 15-7,
17-30
Limit checking
description of, 4-6
pointer offsets are within limits, 4-36
Limit field, segment descriptor, 4-2, 4-6
Linear address
description of, 3-8
IA-32e mode, 3-9
introduction to, 2-8
Linear address space, 3-8
defined, 3-1
of task, 6-19
Link (to previous task) field, TSS, 5-20
Linking tasks
mechanism, 6-16
modifying task linkages, 6-18
LINT pins
function of, 5-2
programming, D-1
LLDT instruction, 2-29, 4-34, 7-25
LMSW instruction, 2-29, 4-34, 21-3, 21-16
Local APIC, 9-18
64-bit mode, 9-62
APIC_ID value, 7-49
arbitration over the APIC bus, 9-53
arbitration over the system bus, 9-53
block diagram, 9-6
cluster model, 9-48
CR8 usage, 9-62
current-count register, 9-37
description of, 9-1
detecting with CPUID, 9-10
DFR (destination format register), 9-47
divide configuration register, 9-36, 9-37
enabling and disabling, 9-10
external interrupts, 5-2
features
Pentium 4 and Intel Xeon, 17-32
Pentium and P6, 17-32
focus processor, 9-52
global enable flag, 9-11
IA32_APIC_BASE MSR, 9-11
initial-count register, 9-36, 9-37
internal error interrupts, 9-2
interrupt command register (ICR), 9-38
interrupt destination, 9-54
interrupt distribution mechanism, 9-51
interrupt sources, 9-2
IRR (interrupt request register), 9-60
I/O APIC, 9-1
local APIC and 82489DX, 17-31
local APIC and I/O APIC, 9-3, 9-4
local vector table (LVT), 9-30
logical destination mode, 9-47
LVT (local-APIC version register), 9-15
mapping of resources, 7-49
MDA (message destination address), 9-47
overview of, 9-1
performance-monitoring counter, 18-147
physical destination mode, 9-46
receiving external interrupts, 5-2
register address map, 9-8, 9-18