Intel 64 and IA-32 Architectures Software Developers Manual Volume 3B, System Programming Guide Part 2

Table Of Contents
INDEX
Index-28 Vol. 3B
virtual-machine control structure (VMCS), 19-3
virtual-machine monitor (VMM), 19-1
vitualization of system resources, 27-1
VM entries and exits, 19-1
VM exits, 23-1
VMCS pointer, 19-3
VMM life cycle, 19-2
VMXOFF instruction, 19-4
VMXON instruction, 19-4
VMXON pointer, 19-4
VMXON region, 19-4
See also:VMM, VMCS, VM entries, VM exits
VMXOFF instruction, 19-4
VMXON instruction, 19-4
W
WAIT/FWAIT instructions, 5-36, 17-10, 17-21
WB (write back) memory type, 7-23, 10-10, 10-12
WB (write-back) pin (Pentium processor), 10-19
WBINVD instruction, 2-31, 4-34, 10-24, 10-25, 17-6
WB/WT# pins, 10-19
WC buffer (see Write combining (WC) buffer)
WC (write combining)
flag, IA32_MTRRCAP MSR, 10-32
memory type, 10-9, 10-12
WP (write protected) memory type, 10-10
WP (write protect) flag
CR0 control register, 2-20, 4-41, 17-25
Write
hit, 10-7
Write combining (WC) buffer, 10-5, 10-11
Write-back caching, 10-8
WRMSR instruction, 2-26, 2-32, 2-33, 2-34, 4-34,
7-25, 17-6, 17-43, 18-26, 18-39, 18-43,
18-94, 18-144, 18-146, 18-148, 21-19
WT (write through) memory type, 10-9, 10-12
WT# (write-through) pin (Pentium processor), 10-19
X
x2APIC, 9-16
x2APIC ID, 9-21, 9-25, 9-28, 9-29, 9-50
x2APIC Mode, 9-17, 9-18, 9-21, 9-22, 9-24, 9-25,
9-28, 9-29, 9-35, 9-44, 9-49, 9-50
x87 FPU
compatibility with IA-32 x87 FPUs and math
coprocessors, 17-9
configuring the x87 FPU environment, 8-6
device-not-available exception, 5-36
effect of MMX instructions on pending x87
floating-point exceptions, 11-6
effects of MMX instructions on x87 FPU state,
11-3
effects of MMX, x87 FPU, FXSAVE, and FXRSTOR
instructions on x87 FPU tag word, 11-3
error signals, 17-14, 17-15
initialization, 8-6
instruction synchronization, 17-21
register stack, aliasing with MMX registers, 11-2
setting up for software emulation of x87 FPU
functions, 8-7
using TS flag to control saving of x87 FPU state,
12-10
x87 floating-point error exception (#MF), 5-58
x87 FPU control word
compatibility, IA-32 processors, 17-11
x87 FPU floating-point error exception (#MF), 5-58
x87 FPU status word
condition code flags, 17-10
x87 FPU tag word, 17-11
XADD instruction, 7-5, 17-6
xAPIC, 9-18, 9-22
determining lowest priority processor, 9-51
interrupt control register, 9-42
introduction to, 9-5
message passing protocol on system bus, 9-64
new features, 17-32
spurious vector, 9-63
using system bus, 9-5
xAPIC Mode, 9-17, 9-18, 9-24, 9-25, 9-28, 9-29,
9-45, 9-49
XCHG instruction, 7-4, 7-5, 7-23
XFEATURE_ENABLED_MASK, 2-25, 12-13, 12-14,
12-15, 12-17, 12-18, 12-19
XGETBV, 2-25, 2-29, 12-13, 12-18
XMM registers, saving, 12-8
XOR instruction, 7-5
XRESTOR, 2-27
XSAVE, 2-25, 2-27, 12-1, 12-12, 12-13, 12-14,
12-15, 12-16, 12-17, 12-18
XSETBV, 2-25, 2-27, 2-29, 2-34, 12-1, 12-13, 12-17
Z
ZF flag, EFLAGS register, 4-36
-, B-132