Datasheet

Table Of Contents
FDS 6531/6532 005 Data Sheet 71M6531D/F-71M6532D/F
Rev 2 107
5.5.5 SPI Slave Port (MISSION Mode)
Table 88: SPI Slave Port (MISSION Mode) Timing
Parameter
Condition
Min
Typ
Max
Unit
t
SPIcyc
PCLK cycle time
1
µs
t
SPILead
Enable lead time
15
ns
t
SPILag
Enable lag time
0
ns
t
SPIW
PCLK pulse width:
High
Low
40
40
ns
ns
t
SPISCK
PCSZ to first PCLK fall
Ignore if PCLK is low
when PCSZ falls.
2
ns
t
SPIDIS
Disable time
0
ns
t
SPIEV
PCLK to Data Out
15
ns
t
SPISU
Data input setup time
10
ns
t
SPIH
Data input hold time
5
ns
MSB OUT
LSB OUT
MSB IN
LSB IN
t
SPIcyc
t
SPILead
t
SPILag
t
SPISCK
t
SPIH
t
SPIW
t
SPIEV
t
SPIW
t
SPIDIS
PCSZ
PCLK
PSDI
PSDO
Figure 44: SPI Slave Port (MISSION Mode) Timing
Electrical Specification Footnotes
1. This spec will be guaranteed and verified in production samples, but will not be measured in production.
2. This spec will be guaranteed and verified in production samples, but will be measured in production
only at DC.
3. This spec will be measured in production at the limits of the specified operating temperature.
4. This spec defines a nominal relationship rather than a measured parameter. Correct circuit operation
will be verified with other specs that use this nominal relationship as a reference.