Datasheet

MAX1377/MAX1379/MAX1383
Dual, 12-Bit, 1.25Msps Simultaneous-Sampling
ADCs with Serial Interface
8 _______________________________________________________________________________________
MAX1377 BIPOLAR FFT
MAX1377 toc01
ANALOG INPUT FREQUENCY (kHz)
AMPLITUDE (dB)
f
SAMPLE
= 1.25MHz
f
SCLK
= 20MHz
f
IN
= 100kHz
SINAD = 60.052dB
SNR = 69.073dB
THD = -92.267dB
SFDR = 93.225dB
V
REF
= 2.048V
0
-20
-40
-60
-80
-100
-120
0 100 200 300 400 500 600
MAX1377 BIPOLAR FFT
MAX1377 toc02
ANALOG INPUT FREQUENCY (kHz)
AMPLITUDE (dB)
f
SAMPLE
= 1.25MHz
f
SCLK
= 20MHz
f
IN
= 250kHz
SINAD = 68.720dB
SNR = 68.769dB
THD = -88.244dB
SFDR = 91.237dB
V
REF
= 2.048V
0
-20
-40
-60
-80
-100
-120
0 100 200 300 400 500 600
MAX1377 BIPOLAR FFT
MAX1377 toc03
ANALOG INPUT FREQUENCY (kHz)
AMPLITUDE (dB)
f
SAMPLE
= 1.25MHz
f
SCLK
= 20MHz
f
IN
= 500kHz
SINAD = 68.542dB
SNR = 68.554dB
THD = -90.391dB
SFDR = 94.350dB
V
REF
= 2.048V
0
-20
-40
-60
-80
-100
-120
0 100 200 300 400 500 600
Typical Operating Characteristics
(V
AVDD
= 5V/3V, V
L
= 3V, f
SCLK
= 20MHz, T
A
= +25°C, unless otherwise noted.)
TIMING CHARACTERISTICS (Figures 6, 10)
V
AVDD
= 4.25V to 5.25V, V
L
= 1.8V to AVDD, V
REF
= 4.096V, f
SCLK
= 20MHz for MAX1379, 50% duty cycle, C
L
= 30pF, T
A
= T
MIN
to
T
MAX
, unless otherwise noted. Typical values are at T
A
= +25°C.)
PARAMETER SYMBOL CONDITIONS MIN TYP MAX UNITS
SCLK Clock Period t
CP
50 ns
SCLK Duty Cycle t
CH
/t
CL
45 55 %
SCLK Pulse-Width High t
CH
22.5 ns
SCLK Pulse-Width Low t
CL
22.5 ns
C
L
= 30pF, V
L
= 5V 14
C
L
= 30pF, V
L
= 3V 17
SCLK Rise to DOUT_ Transition t
DOUT
C
L
= 30pF, V
L
= 1.8V 24
ns
DOUT_ Remains Valid After
SCLK
t
DHOLD
4ns
CNVST Fall to SCLK Fall t
SETUP
C
L
= 30pF 10 ns
CNVST Pulse Width t
CSW
20 ns
Power-Up Time; Full Power-Down t
PWR-UP
External load on REF < 3µF 2 ms
SEL to CNVST Fall t
SEL_SETUP
100 120 ns
SEL Hold to CNVST Fall 10 ns
CS Fall To CNVST Fall t
CST
External load on REF < 3µF 2 ms
Restart Time; Partial Power-Down t
RCV
No external load 16 Cycles
Note 1: Relative accuracy is the deviation of the analog value at any code from its theoretical value after the gain error and the offset
error have been nulled.
Note 2: Offset nulled.
Note 3: Conversion time is defined as the number of clock cycles (16) multiplied by the clock period. Clock has 50% duty cycle.
Note 4: At sample rates below 10ksps, the input full linear bandwidth is reduced to 5kHz.
Note 5: SCLK and CNVST not switching during measurement.