Datasheet
Table Of Contents
- Features
 - CMOS Technology
 - Packages
 - Package Types
 - Block Diagram
 - 1.0 Device OvervieW
- 1.1 Pin Descriptions
 - 1.2 Power-on Reset (POR)
 - 1.3 Power-up Timer (PWRT)
 - 1.4 Clock Generator
 - 1.5 I2C Bus Interface/ Protocol Handler
 - 1.6 Address Decoder
 - 1.7 Register Block
 - 1.8 Serializer/Deserializer
 - 1.9 Interrupt Logic
 
 - 2.0 Electrical Characteristics
- 2.1 DC Characteristics
- TABLE 2-1: DC Characteristics
 - FIGURE 2-1: respOnse time
 - TABLE 2-2: response time
 - FIGURE 2-2: TEST POINT Clock Timing
 - TABLE 2-3: TEST POINT Clock Timing
 - TABLE 2-4: Power-up Timer Requirements
 - FIGURE 2-3: I2C Bus Start/Stop Bits Timing
 - FIGURE 2-4: I2C Bus Data Timing
 - TABLE 2-5: I2C Bus Data Requirements
 - FIGURE 2-5: GP0 and GP1 POrt Timings
 
 
 - 2.1 DC Characteristics
 - 3.0 Package InFormation
 - Appendix A: Revision History
 - Product Identification System
 - Worldwide Sales and Service
 

© 2007 Microchip Technology Inc. DS20090C-page 7
MCP23016
1.7.2 OUTPUT LATCH REGISTERS
Two registers provide access to the two port output
latches:
• OLAT0 (provides access to the output latch for 
port GP0)
• OLAT1 (provides access to the output latch for 
port GP1)
A read from these registers results in a read of the latch
that controls the output and not the actual port. A write
to these registers updates the output latch that controls
the output.
REGISTER 1-3: OLAT0 - OUTPUT LATCH REGISTER 0 
REGISTER 1-4:  OLAT1 - OUTPUT LATCH REGISTER 1 
R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0
OL0.7 OL0.6 OL0.5 OL0.4 OL0.3 OL0.2 OL0.1 OL0.0
bit 7 bit 0
bit 7-0 OL0.0:O0.7: Reflects the logic level on the output latch.
1 = Logic ‘1’
0 = Logic ‘0’
Legend:
R = Readable bit W = Writable bit U = Unimplemented bit, read as ‘0’
- n = Value at POR ‘1’ = Bit is set ‘0’ = Bit is cleared x = Bit is unknown
R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0
OL1.7 OL1.6 OL1.5 OL1.4 OL1.3 OL1.2 OL1.1 OL1.0
bit 7 bit 0
bit 7-0 OL1.0:O1.7: Reflects the logic level on the output latch.
1 = Logic ‘1’
0 = Logic ‘0’
Legend:
R = Readable bit W = Writable bit U = Unimplemented bit, read as ‘0’
- n = Value at POR ‘1’ = Bit is set ‘0’ = Bit is cleared x = Bit is unknown










