Computer Hardware User Manual

Table Of Contents
x
VMEbus Slave Address Modifier Select Register 1.................................2-36
Programming the Local-Bus-to-VMEbus Map Decoders................................2-37
Local Bus Slave (VMEbus Master) Ending Address Register 1 ..............2-39
Local Bus Slave (VMEbus Master) Starting Address Register 1 .............2-40
Local Bus Slave (VMEbus Master) Ending Address Register 2 ..............2-40
Local Bus Slave (VMEbus Master) Starting Address Register 2 .............2-40
Local Bus Slave (VMEbus Master) Ending Address Register 3 .............2-41
Local Bus Slave (VMEbus Master) Starting Address Register 3 ............2-41
Local Bus Slave (VMEbus Master) Ending Address Register 4 .............2-41
Local Bus Slave (VMEbus Master) Starting Address Register 4 ............2-42
Local Bus Slave (VMEbus Master)
Address Translation Address Register 4 ..........................................2-42
Local Bus Slave (VMEbus Master)
Address Translation Select Register 4 .............................................2-42
Local Bus Slave (VMEbus Master) Attribute Register 4 ......................... 2-43
Local Bus Slave (VMEbus Master) Attribute Register 3 ......................... 2-44
Local Bus Slave (VMEbus Master) Attribute Register 2 ......................... 2-45
Local Bus Slave (VMEbus Master) Attribute Register 1 ......................... 2-46
VMEbus Slave GCSR Group Address Register ......................................2-47
VMEbus Slave GCSR Board Address Register .......................................2-48
Local-Bus-to-VMEbus Enable Control Register .....................................2-49
Local-Bus-to-VMEbus I/O Control Register ...........................................2-50
ROM Control Register .............................................................................2-51
Programming the VMEchip2 DMA Controller................................................2-51
DMAC Registers ..............................................................................................2-53
EPROM Decoder, SRAM and DMA Control Register ...........................2-53
Local-Bus-to-VMEbus Requester Control Register ................................2-54
DMAC Control Register 1 (bits 0-7) .......................................................2-55
DMAC Control Register 2 (bits 8-15) .....................................................2-57
DMAC Control Register 2 (bits 0-7) .......................................................2-58
DMAC Local Bus Address Counter .........................................................2-59
DMAC VMEbus Address Counter ..........................................................2-60
DMAC Byte Counter ...............................................................................2-60
Table Address Counter .............................................................................2-60
VMEbus Interrupter Control Register ......................................................2-61
VMEbus Interrupter Vector Register .......................................................2-62
MPU Status and DMA Interrupt Count Register .....................................2-62
DMAC Status Register .............................................................................2-63
Programming the Tick and Watchdog Timers..................................................2-64
VMEbus Arbiter Time-Out Control Register ..........................................2-64
DMAC Ton/Toff Timers and VMEbus
Global Time-out Control Register.....................................................2-65