Computer Hardware User Manual

Table Of Contents
Programming Model
http://www.motorola.com/computer/literature 3-23
3
Tick Timer 1 Control Register
This is an 8-bit read/write register that controls Tick Timer 1. It is located
at address $FFF42017.
CEN Counter Enable. When this bit is high, the counter
increments. When this bit is low, the counter does not
increment.
COC Clear On Compare. When this bit is high, the counter is
reset to zero when it compares with the compare register.
When this bit is low, the counter is not reset.
COVF Clear Overflow Counter. The overflow counter is cleared
when a one is written to this bit.
OVF3-OVF0 These four bits are the outputs of the overflow counter.
The overflow counter is incremented each time the tick
timer sends an interrupt to the Local Bus interrupter. The
overflow counter can be cleared by writing a one to the
COVF control bit.
ADR/SIZ $FFF42017 (8 bits)
BIT 76543210
NAME OVF3 OVF2 OVF1 OVF0 COVF COC CEN
OPER RRRRRCR/WR/W
RESET 0 PL 0 PL 0 PL 0 PL 0 0 PL 0 PL 0 PL