Datasheet
Table Of Contents
- 1. General description
- 2. Features
- 3. Ordering information
- 4. Functional diagram
- 5. Pinning information
- 6. Functional description
- 7. Limiting values
- 8. Recommended operating conditions
- 9. Static characteristics
- 10. Dynamic characteristics
- 11. Package outline
- 12. Abbreviations
- 13. Revision history
- 14. Legal information
- 15. Contact information
- 16. Contents

1. General description
The 74AHC574; 74AHCT574 are high-speed Si-gate CMOS devices and are pin
compatible with Low Power Schottky TTL (LSTTL). They are specified in compliance with
JEDEC standard no. 7A.
The 74AHC574; 74AHCT574 are octal D-type flip-flops featuring separate D-type inputs
for each flip-flop and 3-state outputs for bus oriented applications. A clock (CP) and an
output enable (OE) input are common to all flip-flops.
The 8 flip-flops will store the state of their individual D-inputs that meet the set-up and hold
times requirements on the LOW-to-HIGH CP transition.
When OE is LOW the contents of the 8 flip-flops are available at the outputs. When OE is
HIGH, the outputs go to the high-impedance OFF-state. Operation of the OE input does
not affect the state of the flip-flops.
The 74AHC574; 74AHCT574 is functionally identical to the 74AHC564; 74AHCT564, but
has non-inverting outputs. The 74AHC574; 74AHCT574 is functionally identical to
the 74AHC374; 74AHCT374, but has a different pinning.
2. Features
n Balanced propagation delays
n All inputs have a Schmitt-trigger action
n 3-state non-inverting outputs for bus orientated applications
n 8-bit positive, edge-triggered register
n Independent register and 3-state buffer operation
n Common 3-state output enable input
n For 74AHC574 only: operates with CMOS input levels
n For 74AHCT574 only: operates with TTL input levels
n ESD protection:
u HBM JESD22-A114E exceeds 2000 V
u MM JESD22-A115-A exceeds 200 V
u CDM JESD22-C101C exceeds 1000 V
n Multiple package options
n Specified from −40 °C to +85 °C and from −40 °C to +125 °C
74AHC574; 74AHCT574
Octal D-type flip-flop; positive edge-trigger; 3-state
Rev. 02 — 24 January 2008 Product data sheet