Datasheet

74AVCH2T45 All information provided in this document is subject to legal disclaimers. © NXP B.V. 2013. All rights reserved.
Product data sheet Rev. 6 — 2 April 2013 16 of 27
NXP Semiconductors
74AVCH2T45
Dual-bit, dual-supply voltage level translator/transceiver; 3-state
13.2 Bidirectional logic level-shifting application
Figure 10 shows the 74AVCH2T45 being used in a bidirectional logic level-shifting
application. Since the device does not have an output enable (OE) pin, the system
designer should take precautions to avoid bus contention between system-1 and
system-2 when changing directions.
Table 17 gives a sequence that will illustrate data transmission from system-1 to system-2
and then from system-2 to system-1.
[1] H = HIGH voltage level;
L = LOW voltage level;
Z = high-impedance OFF-state.
Fig 10. Bidirectional logic level-shifting application
Table 17. Bidirectional logic level-shifting application
[1]
State DIR CTRL I/O-1 I/O-2 Description
1 H output input system-1 data to system-2
2 H Z Z system-2 is getting ready to send data to system-1.
I/O-1 and I/O-2 are disabled. The bus-line state
depends on bus hold.
3 L Z Z DIR bit is set LOW. I/O-1 and I/O-2 still are disabled.
The bus-line state depends on bus hold.
4 L input output system-2 data to system-1
74AVCH2T45
V
CC(A)
I/O-1
DIR CTRL
V
CC1
V
CC1
V
CC2
V
CC(B)
1A
system-1
1B
2A 2B
GND DIR
001aag586
1
2
3
4
6
5
8
7
system-2
I/O-2
V
CC2