Datasheet

LPC1102_1104 All information provided in this document is subject to legal disclaimers. © NXP B.V. 2013. All rights reserved.
Product data sheet Rev. 7 — 26 September 2013 24 of 43
NXP Semiconductors
LPC1102/1104
32-bit ARM Cortex-M0 microcontroller
Conditions: T
amb
= 25 C; active mode entered executing code
while(1){}
from flash; all
peripherals disabled in the SYSAHBCLKCTRL register (SYSAHBCLKCTRL= 0x1F); all peripheral
clocks disabled; internal pull-up resistors disabled; BOD disabled; low-current mode.
(1) System PLL disabled; IRC enabled.
(2) System PLL enabled; IRC disabled.
Fig 6. Active mode: Typical supply current I
DD
versus supply voltage V
DD
for different
system clock frequencies
Conditions: V
DD
= 3.3 V; active mode entered executing code
while(1){}
from flash; all
peripherals disabled in the SYSAHBCLKCTRL register (SYSAHBCLKCTRL= 0x1F); all peripheral
clocks disabled; internal pull-up resistors disabled; BOD disabled; low-current mode.
(1) System PLL disabled; IRC enabled.
(2) System PLL enabled; IRC disabled.
Fig 7. Active mode: Typical supply current I
DD
versus temperature for different system
clock frequencies
V
DD
(V)
1.8 3.63.02.4
002aaf980
4
6
2
8
10
I
DD
(mA)
0
12 MHz
(1)
24 MHz
(2)
36 MHz
(2)
48 MHz
(2)
002aaf981
temperature (°C)
40 853510 6015
2
8
6
4
10
I
DD
(mA)
0
12 MHz
(1)
24 MHz
(2)
36 MHz
(2)
48 MHz
(2)