Datasheet

LPC4350_30_20_10 All information provided in this document is subject to legal disclaimers. © NXP Semiconductors N.V. 2014. All rights reserved.
Product data sheet Rev. 4.2 — 18 August 2014 96 of 155
NXP Semiconductors
LPC4350/30/20/10
32-bit ARM Cortex-M4/M0 microcontroller
Conditions: V
DD(REG)(3V3)
= 3.3 V; Active mode entered executing code while(1){} from SRAM;
M0-core in reset; internal pull-up resistors disabled; PLL1 enabled; IRC enabled; all peripherals
disabled; all peripheral clocks disabled.
Fig 13. Typical supply current versus frequency in Active mode
Conditions: V
DD(REG)(3V3)
= 3.3 V; M0-core in reset; internal pull-up resistors disabled; PLL1
enabled; IRC enabled; all peripherals disabled; all peripheral clocks disabled; core clock CCLK =
12 MHz.
Fig 14. Typical supply current versus temperature in Sleep mode
002aah613
12 36 60 84 108 132 156 180 204
0
20
40
60
80
100
CCLK frequency (MHz)
IDD(REG)(3V3)IDD(REG)(3V3)I
DD(REG)(3V3)
(mA)(mA)(mA)
85 C85 C85 °C
25 C25 C25 °C
-40 C-40 C-40 °C
002aah153
-40 -15 10 35 60 85
0
2
4
6
8
10
temperature (°C)
I
DD(REG)(3V3)
(
(
(mA)