Datasheet

DC Electrical Characteristics
56F8355 Technical Data, Rev. 17
Freescale Semiconductor 137
Preliminary
Stop1
6mA 0uA 155uA
8MHz Device Clock
All peripheral clocks are off
ADC powered off
PLL powered off
Stop2
5.1mA 0uA 145uA
External Clock is off
All peripheral clocks are off
ADC powered off
PLL powered off
1. No Output Switching
2. Includes Processor Core current supplied by internal voltage regulator
Table 10-8 Current Consumption per Power Supply Pin (Typical)
On-Chip Regulator Disabled (OCR_DIS = High)
Mode
I
DD_Core
I
DD_IO
1
1. No Output Switching
I
DD_ADC
I
DD_OSC_PLL
Test Conditions
RUN1_MAC 150 mA 13μA50mA 2.5mA
60MHz Device Clock
All peripheral clocks are enabled
All peripherals running
Continuous MAC instructions with
fetches from Data RAM
ADC powered on and clocked
Wait3 86mA 13μA70μA2.5mA
60MHz Device Clock
All peripheral clocks are enabled
ADC powered off
Stop1 900μA13μA0μA155μA
8MHz Device Clock
All peripheral clocks are off
ADC powered off
PLL powered off
Stop2 100μA13μA0μA145μA
External Clock is off
All peripheral clocks are off
ADC powered off
PLL powered off
Table 10-7 Current Consumption per Power Supply Pin (Typical)
On-Chip Regulator Enabled (OCR_DIS = Low)
Mode
I
DD_IO
1
I
DD_ADC
I
DD_OSC_PLL
Test Conditions