Datasheet
Register Descriptions
56F8356 Technical Data, Rev. 13
Freescale Semiconductor 105
Preliminary
5.6.21 IRQ Pending 3 Register (IRQP3)
Figure 5-23 IRQ Pending 3 Register (IRQP3)
5.6.21.1 IRQ Pending (PENDING)—Bits 64–49
This register combines with the other five to represent the pending IRQs for interrupt vector numbers 2
through 81.
• 0 = IRQ pending for this vector number
• 1 = No IRQ pending for this vector number
5.6.22 IRQ Pending 4 Register (IRQP4)
Figure 5-24 IRQ Pending 4 Register (IRQP4)
5.6.22.1 IRQ Pending (PENDING)—Bits 80–65
This register combines with the other five to represent the pending IRQs for interrupt vector numbers 2
through 81.
• 0 = IRQ pending for this vector number
• 1 = No IRQ pending for this vector number
5.6.23 IRQ Pending 5 Register (IRQP5)
Figure 5-25 IRQ Pending Register 5 (IRQP5)
5.6.23.1 Reserved—Bits 96–82
This bit field is reserved or not implemented. The bits are read as 1 and cannot be modified by writing.
Base + $14
15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0
Read
PENDING [64:49]
Write
RESET
1111111111111111
Base + $15
15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0
Read
PENDING [80:65]
Write
RESET
1111111111111111
Base + $16
15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0
Read
1 1 1 1 1 1 1 1 1 1 1 1 1 1 1
PEND-
ING
[81]
Write
RESET
111111111111111 1
