Datasheet

56F8357 Technical Data, Rev. 15
116 Freescale Semiconductor
Preliminary
Figure 6-10 Overall Control of Pads Using SIM_GPS Control
Table 6-2 Control of Pads Using SIM_GPS Control
1
1. This applies to the four pins that serve as Quad Decoder / Quad Timer / SPI / GPIOC functions. A separate set of control bits
is used for each pin.
Pin Function
Control Registers
Comments
GPIOC_PER
GPIOC_DTR
SIM_GPS
Quad Timer
SCRRegister
OEN bits
GPIO Input
00
GPIO Output
01
Quad Timer Input /
Quad Decoder Input
2
2. Reset configuration
1— 0 0
See the “Switch Matrix for Inputs to the Timer”
table in the 56F8300 Peripheral User Manual
for the definition of the timer inputs based on
the Quad Decoder Mode configuration.
Quad Timer Output /
Quad Decoder Input
3
3. Quad Decoder pins are always inputs and function in conjunction with the Quad Timer pins.
1— 0 1
SPI input
1— 1
See SPI controls for determining the direction
of each of the SPI pins.
SPI output
1—- 1
GPIOC_PER Register
GPIO Controlled
I/O
Pad Control
SIM_ GPS Register
Quad Timer Controlled
SPI Controlled
0
1
0
1