Datasheet

Table Of Contents
Input/Output (I/O) Section
MC68HC908GR60A • MC68HC908GR48A • MC68HC908GR32A Data Sheet, Rev. 5
Freescale Semiconductor 39
.
$FF80
FLASH-1 Block Protect
Register (FL1BPR)
(1)
See page 43.
Read:
BPR7 BPR6 BPR5 BPR4 BPR3 BPR2 BPR1 BPR0
Write:
Reset: Unaffected by reset
$FF81
FLASH-2 Block Protect
Register (FL2BPR)
(1)
See page 51.
Read:
BPR7 BPR6 BPR5 BPR4 BPR3 BPR2 BPR1 BPR0
Write:
Reset: Unaffected by reset
1. Non-volatile FLASH register
$FF88
FLASH-1 Control Register
(FL1CR)
See page 42.
Read: 0000
HVEN MASS ERASE PGM
Write:
Reset:00000000
$FFFF
COP Control Register
(COPCTL)
See page 95.
Read: Low byte of reset vector
Write: Writing clears COP counter (any value)
Reset: Unaffected by reset
Table 2-1. Vector Addresses
Vector Priority Vector Address Vector
Lowest
IF24
$FFCC TIM2 Channel 5 Vector (High)
$FFCD TIM2 Channel 5 Vector (Low)
IF23
$FFCE TIM2 Channel 4 Vector (High)
$FFCF TIM2 Channel 4 Vector (Low)
IF22
$FFD0 TIM2 Channel 3 Vector (High)
$FFD1 TIM2 Channel 3 Vector (Low)
IF21
$FFD2 TIM2 Channel 2 Vector (High)
$FFD3 TIM2 Channel 2 Vector (Low)
IF20
IF17
$FFD4
$FFDB
Reserved
IF16
$FFDC Timebase Vector (High)
$FFDD Timebase Vector (Low)
IF15
$FFDE ADC Conversion Complete Vector (High)
$FFDF ADC Conversion Complete Vector (Low)
Continued on next page
Addr.Register Name Bit 7654321Bit 0
= Unimplemented R = Reserved U = Unaffected
Figure 2-2. Control, Status, and Data Registers (Sheet 9 of 9)