Datasheet

Pinout and Signal Descriptions
Technical Data MC68HC912DT128A — Rev 4.0
50 Pinout and Signal Descriptions MOTOROLA
vector ($FFFA:FFFB). If neither clock monitor fail nor COP timeout are
pending, processing begins by fetching the normal reset vector
($FFFE:FFFF).
3.4.4 Maskable Interrupt Request (IRQ
)
The IRQ
input provides a means of applying asynchronous interrupt
requests to the MCU. Either falling edge-sensitive triggering or level-
sensitive triggering is program selectable (INTCR register). IRQ
is
always enabled and configured to level-sensitive triggering at reset. It
can be disabled by clearing IRQEN bit (INTCR register). When the MCU
is reset the IRQ
function is masked in the condition code register. This
pin is always an input and can always be read. There is an active pull-up
on this pin while in reset and immediately out of reset. The pullup can be
turned off by clearing PUPE in the PUCR register.
Frees
cale Semiconductor,
I
Freescale Semiconductor, Inc.
For More Information On This Product,
Go to: www.freescale.com
nc...