Datasheet

Chapter 5 Resets, Interrupts, and System Configuration
MC9S08GB60A Data Sheet, Rev. 2
Freescale Semiconductor 79
5.8.7 System Power Management Status and Control 1 Register (SPMSC1)
Figure 5-9. System Power Management Status and Control 1 Register (SPMSC1)
76543210
RLVDF 0
LVDIE LVDRE
1
1
This bit can be written only one time after reset. Additional writes are ignored.
LVDSE
(1)
LVD E
(1)
00
W
LVDACK
Reset00011100
= Unimplemented or Reserved
Table 5-10. SPMSC1 Field Descriptions
Field Description
7
LVD F
Low-Voltage Detect Flag — Provided LVDE = 1, this read-only status bit indicates a low-voltage detect event.
6
LVDACK
Low-Voltage Detect Acknowledge — This write-only bit is used to acknowledge low voltage detection errors
(write 1 to clear LVDF). Reads always return 0.
5
LVD IE
Low-Voltage Detect Interrupt Enable — This read/write bit enables hardware interrupt requests for LVDF.
0 Hardware interrupt disabled (use polling).
1 Request a hardware interrupt when LVDF = 1.
4
LVDRE
Low-Voltage Detect Reset Enable — This read/write bit enables LVDF events to generate a hardware reset
(provided LVDE = 1).
0 LVDF does not generate hardware resets.
1 Force an MCU reset when LVDF = 1.
3
LVDSE
Low-Voltage Detect Stop Enable — Provided LVDE = 1, this read/write bit determines whether the low-voltage
detect function operates when the MCU is in stop mode.
0 Low-voltage detect disabled during stop mode.
1 Low-voltage detect enabled during stop mode.
2
LVDE
Low-Voltage Detect Enable — This read/write bit enables low-voltage detect logic and qualifies the operation
of other bits in this register.
0 LVD logic disabled.
1 LVD logic enabled.