Datasheet
24.3.11 Debug Comparator C Extension Register (DBG_CCX)
NOTE
All the bits in this register reset to 0 in POR or non-end-run
reset. The bits are undefined in end-run reset. In the case of an
end-trace to reset where DBGEN = 1 and BEGIN = 0, the bits
in this register do not change after reset.
Address: 3010h base + Ah offset = 301Ah
Bit 7 6 5 4 3 2 1 0
Read
RWCEN RWC
0
Write
Reset
0 0 0 0 0 0 0 0
DBG_CCX field descriptions
Field Description
7
RWCEN
Read/Write Comparator C Enable Bit
The RWCEN bit controls whether read or write comparison is enabled for Comparator C.
0 Read/Write is not used in comparison.
1 Read/Write is used in comparison.
6
RWC
Read/Write Comparator C Value Bit
The RWC bit controls whether read or write is used in compare for Comparator C. The RWC bit is not
used if RWCEN = 0.
0 Write cycle will be matched.
1 Read cycle will be matched.
5–0
Reserved
This field is reserved.
This read-only field is reserved and always has the value 0.
Memory map and registers
MC9S08PA60 Reference Manual, Rev. 1, 9/2012
622 Freescale Semiconductor, Inc.
