Datasheet

Chapter 15 Background Debug Module (BDMV4)
MC9S12E128 Data Sheet, Rev. 1.07
Freescale Semiconductor 463
Figure 15-8. BDM Target-to-Host Serial Bit Timing (Logic 1)
Figure 15-9 shows the host receiving a logic 0 from the target. Because the host is asynchronous to the
target, there is up to a one clock-cycle delay from the host-generated falling edge on BKGD to the start of
the bit time as perceived by the target. The host initiates the bit time but the target finishes it. Because the
target wants the host to receive a logic 0, it drives the BKGD pin low for 13 target clock cycles then briefly
drives it high to speed up the rising edge. The host samples the bit level about 10 target clock cycles after
starting the bit time.
Figure 15-9. BDM Target-to-Host Serial Bit Timing (Logic 0)
HIGH-IMPEDANCE
EARLIEST
START OF
NEXT BIT
R-C RISE
10 CYCLES
10 CYCLES
HOST SAMPLES
BKGD PIN
PERCEIVED
START OF BIT TIME
BKGD PIN
CLOCK
TARGET SYSTEM
HOST
DRIVE TO
BKGD PIN
TARGET SYSTEM
SPEEDUP
PULSE
HIGH-IMPEDANCE
HIGH-IMPEDANCE
EARLIEST
START OF
NEXT BIT
CLOCK
TARGET SYS.
HOST
DRIVE TO
BKGD PIN
BKGD PIN
PERCEIVED
START OF BIT TIME
10 CYCLES
10 CYCLES
HOST SAMPLES
BKGD PIN
TARGET SYS.
DRIVE AND
SPEEDUP PULSE
SPEEDUP PULSE
HIGH-IMPEDANCE