Datasheet

Chapter 18 Multiplexed External Bus Interface (MEBIV3)
MC9S12E128 Data Sheet, Rev. 1.07
516 Freescale Semiconductor
18.2 External Signal Description
In typical implementations, the MEBI sub-block of the core interfaces directly with external system pins.
Some pins may not be bonded out in all implementations.
Table 18-1 outlines the pin names and functions and gives a brief description of their operation reset state
of these pins and associated pull-ups or pull-downs is dependent on the mode of operation and on the
integration of this block at the chip level (chip dependent).
.
Table 18-1. External System Pins Associated With MEBI
Pin Name Pin Functions Description
BKGD/MODC/
TAGHI
MODC At the rising edge on
RESET, the state of this pin is registered into the MODC
bit to set the mode. (This pin always has an internal pullup.)
BKGD Pseudo open-drain communication pin for the single-wire background debug
mode. There is an internal pull-up resistor on this pin.
TAGHI When instruction tagging is on, a 0 at the falling edge of E tags the high half of
the instruction word being read into the instruction queue.
PA7/A15/D15/D7
thru
PA0/A8/D8/D0
PA7–PA0 General-purpose I/O pins, see PORTA and DDRA registers.
A15–A8 High-order address lines multiplexed during ECLK low. Outputs except in
special peripheral mode where they are inputs from an external tester system.
D15–D8 High-order bidirectional data lines multiplexed during ECLK high in expanded
wide modes, special peripheral mode, and visible internal accesses (IVIS = 1)
in emulation expanded narrow mode. Direction of data transfer is generally
indicated by R/
W.
D15/D7
thru
D8/D0
Alternate high-order and low-order bytes of the bidirectional data lines
multiplexed during ECLK high in expanded narrow modes and narrow accesses
in wide modes. Direction of data transfer is generally indicated by R/
W.
PB7/A7/D7
thru
PB0/A0/D0
PB7–PB0 General-purpose I/O pins, see PORTB and DDRB registers.
A7–A0 Low-order address lines multiplexed during ECLK low. Outputs except in
special peripheral mode where they are inputs from an external tester system.
D7–D0 Low-order bidirectional data lines multiplexed during ECLK high in expanded
wide modes, special peripheral mode, and visible internal accesses (with
IVIS = 1) in emulation expanded narrow mode. Direction of data transfer is
generally indicated by R/
W.
PE7/NOACC PE7 General-purpose I/O pin, see PORTE and DDRE registers.
NOACC CPU No Access output. Indicates whether the current cycle is a free cycle. Only
available in expanded modes.
PE6/IPIPE1/
MODB/CLKTO
MODB At the rising edge of
RESET, the state of this pin is registered into the MODB
bit to set the mode.
PE6 General-purpose I/O pin, see PORTE and DDRE registers.
IPIPE1 Instruction pipe status bit 1, enabled by PIPOE bit in PEAR.
CLKTO System clock test output. Only available in special modes. PIPOE = 1 overrides
this function. The enable for this function is in the clock module.