Datasheet

INDEX
Index-20 MCF5307 User’s Manual
boundary scan, 19-7
bypass, 19-10
descriptions, 19-4
IDCODE, 19-6
instruction shift, 19-5
MAC status, 1-14, 2-29
MASK, 2-29
MBAR, 6-4
MPARK, 6-11
output port command, 14-15
PADAT, 15-2
PADDR, 15-2
PAR, 6-10, 15-1
parallel port
data, 15-2
pin assignment, 6-10, 15-1
PLL control, 7-3
PLLCR, 7-3
read control, 5-36
read debug module, 5-38
reset status, 6-5
RSR, 6-5
S bit, 1-12
SDRAM mode initialization, 11-38
SIM
base address, 6-4
memory map, 6-3
software watchdog interrupt, 6-9
status, 2-29
SWIVR, 6-9
SWSR, 6-9
SYPCR, 6-8
system protection control, 6-8
TCR, 13-4
TER, 13-5
timer module
capture, 13-4
event, 13-5
mode, 13-3
reference, 13-4
TMR, 13-3
trigger definition, 5-14
UACR, 14-12
UART modules, 14-2–14-16
UCR, 14-9
UCSR, 14-8
UDU/UDL, 14-14
UIP, 14-15
UIPCR, 14-12
UISR, 14-13
UIVR, 14-15
vector base, 2-30
write control, 5-37
write debug module, 5-39
RSTI timing, 7-5
S
SDRAM
block diagram and major components, 11-2
controller registers, A-3
DACR initialization, 11-35
DCR initialization, 11-35
definitions, 11-2
DMR initialization, 11-37
example, 11-34
initialization code, 11-39
interface configuration, 11-35
mode register initialization, 11-38
overview, 11-1
Signal descriptions, 17-1
address
bus, 17-7
configuration, 17-14
strobe, 17-9
bus
arbitration, 17-12
clock output, 17-13
data, 17-8
driven, 17-13
grant, 17-12
request, 17-12
chip-select module, 17-15
clock, 17-13
clock and reset signals
divide control, 17-15
data bus, 17-8
data/configuration pins, 17-13
debug
high impedance, 17-20
JTAG, 17-21
processor clock output, 17-20
test
clock, 17-23
mode, 17-20
overview, 17-20
DMA controller module, 17-17
DRAM controller
address strobes, 17-16
overview, 17-16
synchronous
clock enable, 17-17
column address strobe, 17-17
edge select, 17-17
row address strobe, 17-17
write, 17-17
I
2
C module
general, 17-19
serial data and clock, 17-19
Fr
eescale S
emiconduct
or
, I
Freescale Semiconductor, Inc.
For More Information On This Product,
Go to: www.freescale.com
nc...