Datasheet
Table Of Contents
- Key features
- Ordering parts
- Part identification
- Terminology and guidelines
- Ratings
- General
- AC electrical characteristics
- Nonswitching electrical specifications
- Switching specifications
- Thermal specifications
- Peripheral operating requirements and behaviors
- Core modules
- System modules
- Clock modules
- Memories and memory interfaces
- Security and integrity modules
- Analog
- Timers
- Communication interfaces
- Human-machine interfaces (HMI)
- Dimensions
- Pinout
- Revision History
Figure 14. Typical ENOB vs. ADC_CLK for 16-bit single-ended mode
6.6.1.3 16-bit ADC with PGA operating conditions
Table 29. 16-bit ADC with PGA operating conditions
Symbol Description Conditions Min. Typ.
1
Max. Unit Notes
V
DDA
Supply voltage Absolute 1.71 — 3.6 V
V
REFPGA
PGA ref voltage VREF_OU
T
VREF_OU
T
VREF_OU
T
V 2, 3
V
ADIN
Input voltage V
SSA
— V
DDA
V
V
CM
Input Common
Mode range
V
SSA
— V
DDA
V
R
PGAD
Differential input
impedance
Gain = 1, 2, 4, 8
Gain = 16, 32
Gain = 64
—
—
—
128
64
32
—
—
—
kΩ IN+ to IN-
4
R
AS
Analog source
resistance
— 100 — Ω 5
T
S
ADC sampling
time
1.25 — — µs 6
Table continues on the next page...
Peripheral operating requirements and behaviors
K10 Sub-Family Data Sheet Data Sheet, Rev. 7, 02/2013.
Freescale Semiconductor, Inc. 41
