Information

DMA memory map (continued)
Absolute
address
(hex)
Register name
Width
(in bits)
Access Reset value
Section/
page
4000_9028
TCD Minor Byte Count (Minor Loop Disabled)
(DMA_TCD1_NBYTES_MLNO)
32 R/W Undefined
21.3.20/
457
4000_9028
TCD Signed Minor Loop Offset (Minor Loop Enabled and
Offset Disabled) (DMA_TCD1_NBYTES_MLOFFNO)
32 R/W Undefined
21.3.21/
458
4000_9028
TCD Signed Minor Loop Offset (Minor Loop and Offset
Enabled) (DMA_TCD1_NBYTES_MLOFFYES)
32 R/W Undefined
21.3.22/
459
4000_902C
TCD Last Source Address Adjustment
(DMA_TCD1_SLAST)
32 R/W Undefined
21.3.23/
460
4000_9030 TCD Destination Address (DMA_TCD1_DADDR) 32 R/W Undefined
21.3.24/
460
4000_9034
TCD Signed Destination Address Offset
(DMA_TCD1_DOFF)
16 R/W Undefined
21.3.25/
461
4000_9036
TCD Current Minor Loop Link, Major Loop Count (Channel
Linking Enabled) (DMA_TCD1_CITER_ELINKYES)
16 R/W Undefined
21.3.26/
461
4000_9036 DMA_TCD1_CITER_ELINKNO 16 R/W Undefined
21.3.27/
462
4000_9038
TCD Last Destination Address Adjustment/Scatter Gather
Address (DMA_TCD1_DLASTSGA)
32 R/W Undefined
21.3.28/
463
4000_903C TCD Control and Status (DMA_TCD1_CSR) 16 R/W Undefined
21.3.29/
464
4000_903E
TCD Beginning Minor Loop Link, Major Loop Count
(Channel Linking Enabled)
(DMA_TCD1_BITER_ELINKYES)
16 R/W Undefined
21.3.30/
466
4000_903E
TCD Beginning Minor Loop Link, Major Loop Count
(Channel Linking Disabled)
(DMA_TCD1_BITER_ELINKNO)
16 R/W Undefined
21.3.31/
467
4000_9040 TCD Source Address (DMA_TCD2_SADDR) 32 R/W Undefined
21.3.17/
455
4000_9044 TCD Signed Source Address Offset (DMA_TCD2_SOFF) 16 R/W Undefined
21.3.18/
456
4000_9046 TCD Transfer Attributes (DMA_TCD2_ATTR) 16 R/W Undefined
21.3.19/
456
4000_9048
TCD Minor Byte Count (Minor Loop Disabled)
(DMA_TCD2_NBYTES_MLNO)
32 R/W Undefined
21.3.20/
457
4000_9048
TCD Signed Minor Loop Offset (Minor Loop Enabled and
Offset Disabled) (DMA_TCD2_NBYTES_MLOFFNO)
32 R/W Undefined
21.3.21/
458
4000_9048
TCD Signed Minor Loop Offset (Minor Loop and Offset
Enabled) (DMA_TCD2_NBYTES_MLOFFYES)
32 R/W Undefined
21.3.22/
459
4000_904C
TCD Last Source Address Adjustment
(DMA_TCD2_SLAST)
32 R/W Undefined
21.3.23/
460
4000_9050 TCD Destination Address (DMA_TCD2_DADDR) 32 R/W Undefined
21.3.24/
460
Table continues on the next page...
Chapter 21 Direct Memory Access Controller (eDMA)
K10 Sub-Family Reference Manual, Rev. 6, Nov 2011
Freescale Semiconductor, Inc. 421