Information
121
MAP
BGA
100
LQFP
Pin Name Default ALT0 ALT1 ALT2 ALT3 ALT4 ALT5 ALT6 ALT7 EzPort
J2 17 ADC1_DM1 ADC1_DM1 ADC1_DM1
K1 18 PGA0_DP/
ADC0_DP0/
ADC1_DP3
PGA0_DP/
ADC0_DP0/
ADC1_DP3
PGA0_DP/
ADC0_DP0/
ADC1_DP3
K2 19 PGA0_DM/
ADC0_DM0/
ADC1_DM3
PGA0_DM/
ADC0_DM0/
ADC1_DM3
PGA0_DM/
ADC0_DM0/
ADC1_DM3
L1 20 PGA1_DP/
ADC1_DP0/
ADC0_DP3
PGA1_DP/
ADC1_DP0/
ADC0_DP3
PGA1_DP/
ADC1_DP0/
ADC0_DP3
L2 21 PGA1_DM/
ADC1_DM0/
ADC0_DM3
PGA1_DM/
ADC1_DM0/
ADC0_DM3
PGA1_DM/
ADC1_DM0/
ADC0_DM3
F5 22 VDDA VDDA VDDA
G5 23 VREFH VREFH VREFH
G6 24 VREFL VREFL VREFL
F6 25 VSSA VSSA VSSA
L3 26 VREF_OUT/
CMP1_IN5/
CMP0_IN5/
ADC1_SE18
VREF_OUT/
CMP1_IN5/
CMP0_IN5/
ADC1_SE18
VREF_OUT/
CMP1_IN5/
CMP0_IN5/
ADC1_SE18
K5 27 DAC0_OUT/
CMP1_IN3/
ADC0_SE23
DAC0_OUT/
CMP1_IN3/
ADC0_SE23
DAC0_OUT/
CMP1_IN3/
ADC0_SE23
L7 — RTC_
WAKEUP_B
RTC_
WAKEUP_B
RTC_
WAKEUP_B
L4 28 XTAL32 XTAL32 XTAL32
L5 29 EXTAL32 EXTAL32 EXTAL32
K6 30 VBAT VBAT VBAT
H5 31 PTE24 ADC0_SE17 ADC0_SE17 PTE24 UART4_TX EWM_OUT_b
J5 32 PTE25 ADC0_SE18 ADC0_SE18 PTE25 UART4_RX EWM_IN
H6 33 PTE26 DISABLED PTE26 UART4_CTS_
b
RTC_CLKOUT
J6 34 PTA0 JTAG_TCLK/
SWD_CLK/
EZP_CLK
TSI0_CH1 PTA0 UART0_CTS_
b/
UART0_COL_
b
FTM0_CH5 JTAG_TCLK/
SWD_CLK
EZP_CLK
H8 35 PTA1 JTAG_TDI/
EZP_DI
TSI0_CH2 PTA1 UART0_RX FTM0_CH6 JTAG_TDI EZP_DI
J7 36 PTA2 JTAG_TDO/
TRACE_SWO/
EZP_DO
TSI0_CH3 PTA2 UART0_TX FTM0_CH7 JTAG_TDO/
TRACE_SWO
EZP_DO
H9 37 PTA3 JTAG_TMS/
SWD_DIO
TSI0_CH4 PTA3 UART0_RTS_
b
FTM0_CH0 JTAG_TMS/
SWD_DIO
J8 38 PTA4/
LLWU_P3
NMI_b/
EZP_CS_b
TSI0_CH5 PTA4/
LLWU_P3
FTM0_CH1 NMI_b EZP_CS_b
Pinout
K10 Sub-Family Data Sheet, Rev. 3, 11/2012.
64 Freescale Semiconductor, Inc.
