Information

Section Number Title Page
4.2 System memory map.....................................................................................................................................................131
4.2.1 Aliased bit-band regions..............................................................................................................................132
4.3 Flash Memory Map.......................................................................................................................................................133
4.3.1 Alternate Non-Volatile IRC User Trim Description....................................................................................134
4.4 SRAM memory map.....................................................................................................................................................134
4.5 Peripheral bridge (AIPS-Lite) memory map.................................................................................................................135
4.5.1 Peripheral Bridge 0 (AIPS-Lite 0) Memory Map........................................................................................135
4.6 Private Peripheral Bus (PPB) memory map..................................................................................................................139
Chapter 5
Clock Distribution
5.1 Introduction...................................................................................................................................................................141
5.2 Programming model......................................................................................................................................................141
5.3 High-Level device clocking diagram............................................................................................................................141
5.4 Clock definitions...........................................................................................................................................................142
5.4.1 Device clock summary.................................................................................................................................143
5.5 Internal clocking requirements.....................................................................................................................................144
5.5.1 Clock divider values after reset....................................................................................................................145
5.5.2 VLPR mode clocking...................................................................................................................................145
5.6 Clock Gating.................................................................................................................................................................146
5.7 Module clocks...............................................................................................................................................................146
5.7.1 PMC 1-kHz LPO clock................................................................................................................................148
5.7.2 WDOG clocking..........................................................................................................................................148
5.7.3 Debug trace clock.........................................................................................................................................148
5.7.4 PORT digital filter clocking.........................................................................................................................149
5.7.5 LPTMR clocking..........................................................................................................................................149
5.7.6 USB FS OTG Controller clocking...............................................................................................................150
5.7.7 UART clocking............................................................................................................................................150
5.7.8 I2S/SAI clocking..........................................................................................................................................151
5.7.9 TSI clocking.................................................................................................................................................151
K20 Sub-Family Reference Manual, Rev. 2, Feb 2012
6 Freescale Semiconductor, Inc.