Information

Table 24-16. MCG modes of operation (continued)
Mode Description
FLL Engaged External
(FEE)
FLL engaged external (FEE) mode is entered when all the following conditions occur:
C1[CLKS] bits are written to 00
C1[IREFS] bit is written to 0
C1[FRDIV] must be written to divide external reference clock to be within the range of 31.25
kHz to 39.0625 kHz
C6[PLLS] bit is written to 0
In FEE mode, MCGOUTCLK is derived from the FLL clock (DCOCLK) that is controlled by the
external reference clock. The FLL loop will lock the DCO frequency to the FLL factor, as selected
by C4[DRST_DRS] and C4[DMX32] bits, times the external reference frequency, as specified by
C1[FRDIV] and C2[RANGE0]. See the C4[DMX32] bit description for more details. In FEE mode,
the PLL is disabled in a low-power state unless C5[PLLCLKEN0] is set.
FLL Bypassed Internal
(FBI)
FLL bypassed internal (FBI) mode is entered when all the following conditions occur:
C1[CLKS] bits are written to 01
C1[IREFS] bit is written to 1
C6[PLLS] is written to 0
C2[LP] is written to 0
In FBI mode, the MCGOUTCLK is derived either from the slow (32 kHz IRC) or fast (2 MHz IRC)
internal reference clock, as selected by the C2[IRCS] bit. The FLL is operational but its output is not
used. This mode is useful to allow the FLL to acquire its target frequency while the MCGOUTCLK is
driven from the C2[IRCS] selected internal reference clock. The FLL clock (DCOCLK) is controlled
by the slow internal reference clock, and the DCO clock frequency locks to a multiplication factor,
as selected by C4[DRST_DRS] and C4[DMX32] bits, times the internal reference frequency. See
the C4[DMX32] bit description for more details. In FBI mode, the PLL is disabled in a low-power
state unless C5[PLLCLKEN0] is set.
FLL Bypassed External
(FBE)
FLL bypassed external (FBE) mode is entered when all the following conditions occur:
C1[CLKS] bits are written to 10
C1[IREFS] bit is written to 0
C1[FRDIV] must be written to divide external reference clock to be within the range of 31.25
kHz to 39.0625 kHz.
C6[PLLS] bit is written to 0
C2[LP] is written to 0
In FBE mode, the MCGOUTCLK is derived from the OSCSEL external reference clock. The FLL is
operational but its output is not used. This mode is useful to allow the FLL to acquire its target
frequency while the MCGOUTCLK is driven from the external reference clock. The FLL clock
(DCOCLK) is controlled by the external reference clock, and the DCO clock frequency locks to a
multiplication factor, as selected by C4[DRST_DRS] and C4[DMX32] bits, times the divided
external reference frequency. See the C4[DMX32] bit description for more details. In FBI mode the
PLL is disabled in a low-power state unless C5[PLLCLKEN0] is set.
Table continues on the next page...
Functional Description
K20 Sub-Family Reference Manual, Rev. 2, Feb 2012
448 Freescale Semiconductor, Inc.