Information

30.1.2 Block diagram
The following is a block diagram of the CRC.
WAS
[31:24]
Polynomial
MUX
CRC Engine
NOT
Logic
Reverse
Logic
Reverse
Logic
[23:16]
[15:8]
[7:0]
CRC Data
Seed
Data
Checksum
TOT TOTRFXOR
Combine
Logic
TCRC
16-/32-bit Select
CRC Data Register
CRC Polynomial
Register
[31:24]
[23:16]
[15:8]
[7:0]
[31:24]
[23:16]
[15:8]
[7:0]
CRC Data Register
Figure 30-1. Programmable cyclic redundancy check (CRC) block diagram
30.1.3 Modes of operation
Various MCU modes affect the CRC module's functionality.
30.1.3.1 Run mode
This is the basic mode of operation.
30.1.3.2 Low-power modes (Wait or Stop)
Any CRC calculation in progress stops when the MCU enters a low-power mode that
disables the module clock. It resumes after the clock is enabled or via the system reset for
exiting the low-power mode. Clock gating for this module is MCU dependent.
30.2 Memory map and register descriptions
Memory map and register descriptions
K20 Sub-Family Reference Manual, Rev. 2, Feb 2012
572 Freescale Semiconductor, Inc.