Information
• Input clock selectable from up to four sources
• Operation in low power modes for lower noise operation
• Asynchronous clock source for lower noise operation with option to output the clock
• Selectable hardware conversion trigger with hardware channel select
• Automatic compare with interrupt for less-than, greater-than or equal-to, within
range, or out-of-range, programmable value
• Temperature sensor
• Hardware average function
• Selectable voltage reference: external or alternate
• Self-calibration mode
31.1.2 Block diagram
The following figure is the ADC module block diagram.
Introduction
K20 Sub-Family Reference Manual, Rev. 2, Feb 2012
582 Freescale Semiconductor, Inc.
