Information

37.3 Memory map and register definition
NOTE
The LPTMR registers are reset only on a POR or LVD event.
See LPTMR power and reset for more details.
LPTMR memory map
Absolute
address
(hex)
Register name
Width
(in bits)
Access Reset value
Section/
page
4004_0000 Low Power Timer Control Status Register (LPTMR0_CSR) 32 R/W 0000_0000h
37.3.1/
831
4004_0004 Low Power Timer Prescale Register (LPTMR0_PSR) 32 R/W 0000_0000h
37.3.2/
833
4004_0008 Low Power Timer Compare Register (LPTMR0_CMR) 32 R/W 0000_0000h
37.3.3/
834
4004_000C Low Power Timer Counter Register (LPTMR0_CNR) 32 R 0000_0000h
37.3.4/
835
37.3.1 Low Power Timer Control Status Register (LPTMRx_CSR)
Addresses: LPTMR0_CSR is 4004_0000h base + 0h offset = 4004_0000h
Bit 31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16
R
0
W
Reset
0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0
Bit
15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0
R
0 TCF
TIE TPS TPP TFC
TMS
TEN
W
w1c
Reset
0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0
LPTMRx_CSR field descriptions
Field Description
31–8
Reserved
This read-only field is reserved and always has the value zero.
7
TCF
Timer Compare Flag
TCF is set when the LPTMR is enabled and the CNR equals the CMR and increments. TCF is cleared
when the LPTMR is disabled or a logic 1 is written to it.
Table continues on the next page...
Chapter 37 Low-Power Timer (LPTMR)
K20 Sub-Family Reference Manual, Rev. 2, Feb 2012
Freescale Semiconductor, Inc. 831