Information

I2Sx_TCR2 field descriptions (continued)
Field Description
0 Bit clock is generated externally in Slave mode.
1 Bit clock is generated internally in Master mode.
23–8
Reserved
This field is reserved.
This read-only field is reserved and always has the value 0.
7–0
DIV
Bit Clock Divide
Divides down the audio master clock to generate the bit clock when configured for an internal bit clock.
The division value is (DIV + 1) * 2.
49.3.4 SAI Transmit Configuration 3 Register (I2Sx_TCR3)
This register must not be altered when TCSR[TE] is set.
Address: 4002_F000h base + Ch offset = 4002_F00Ch
Bit 31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0
R
0
TCE
0
WDFL
W
Reset
0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0
I2Sx_TCR3 field descriptions
Field Description
31–18
Reserved
This field is reserved.
This read-only field is reserved and always has the value 0.
17–16
TCE
Transmit Channel Enable
Enables the corresponding data channel for transmit operation. A channel must be enabled before its
FIFO is accessed.
0 Transmit data channel N is disabled.
1 Transmit data channel N is enabled.
15–5
Reserved
This field is reserved.
This read-only field is reserved and always has the value 0.
4–0
WDFL
Word Flag Configuration
Configures which word sets the start of word flag. The value written must be one less than the word
number. For example, writing 0 configures the first word in the frame. When configured to a value greater
than TCR4[FRSZ], then the start of word flag is never set.
Memory map and register definition
K20 Sub-Family Reference Manual, Rev. 1.1, Dec 2012
1378
Preliminary
Freescale Semiconductor, Inc.
General Business Information