Information

31.1.2 Block diagram
The following is a block diagram of the CRC.
WAS
[31:24]
Polynomial
MUX
CRC Engine
NOT
Logic
Reverse
Logic
Reverse
Logic
[23:16]
[15:8]
[7:0]
CRC Data
Seed
Data
Checksum
TOT TOTRFXOR
Combine
Logic
TCRC
16-/32-bit Select
CRC Data Register
CRC Polynomial
Register
[31:24]
[23:16]
[15:8]
[7:0]
[31:24]
[23:16]
[15:8]
[7:0]
CRC Data Register
Figure 31-1. Programmable cyclic redundancy check (CRC) block diagram
31.1.3 Modes of operation
Various MCU modes affect the CRC module's functionality.
31.1.3.1 Run mode
This is the basic mode of operation.
31.1.3.2 Low-power modes (Wait or Stop)
Any CRC calculation in progress stops when the MCU enters a low-power mode that
disables the module clock. It resumes after the clock is enabled or via the system reset for
exiting the low-power mode. Clock gating for this module is MCU dependent.
31.2 Memory map and register descriptions
CRC memory map
Absolute
address
(hex)
Register name
Width
(in bits)
Access Reset value
Section/
page
4003_2000 CRC Data register (CRC_CRC) 32 R/W FFFF_FFFFh 31.2.1/703
4003_2004 CRC Polynomial register (CRC_GPOLY) 32 R/W 0000_1021h 31.2.2/704
4003_2008 CRC Control register (CRC_CTRL) 32 R/W 0000_0000h 31.2.3/704
Memory map and register descriptions
K20 Sub-Family Reference Manual, Rev. 1.1, Dec 2012
702
Preliminary
Freescale Semiconductor, Inc.
General Business Information