Information

The conversion complete flag associated with the ADHWTSn received, that is,
SC1n[COCO], is then set and an interrupt is generated if the respective conversion
complete interrupt has been enabled, that is, SC1[AIEN]=1.
32.4.5 Conversion control
Conversions can be performed as determined by CFG1[MODE] and SC1n[DIFF] as
shown in the description of CFG1[MODE].
Conversions can be initiated by a software or hardware trigger. In addition, the ADC
module can be configured for:
Low-power operation
Long sample time
Continuous conversion
Hardware average
Automatic compare of the conversion result to a software determined compare value
32.4.5.1 Initiating conversions
A conversion is initiated:
Following a write to SC1A, with SC1n[ADCH] not all 1's, if software triggered
operation is selected, that is, when SC2[ADTRG]=0.
Following a hardware trigger, or ADHWT event, if hardware triggered operation is
selected, that is, SC2[ADTRG]=1, and a hardware trigger select event, ADHWTSn,
has occurred. The channel and status fields selected depend on the active trigger
select signal:
ADHWTSA active selects SC1A
ADHWTSn active selects SC1n
if neither is active, the off condition is selected
Note
Selecting more than one ADHWTSn prior to a conversion
completion will result in unknown results. To avoid this,
select only one ADHWTSn prior to a conversion
completion.
Following the transfer of the result to the data registers when continuous conversion
is enabled, that is, when ADCO=1.
Functional description
K20 Sub-Family Reference Manual, Rev. 1.1, Dec 2012
742
Preliminary
Freescale Semiconductor, Inc.
General Business Information