Information

LLWU_F1 field descriptions (continued)
Field Description
1
WUF1
Wakeup Flag for LLWU_P1
Indicates that an enabled external wakeup pin was a source of exiting LLS or VLLS. To clear the flag write
a one to WUF1.
0 LLWU_P1 input was not a source of wakeup from LLS or VLLS mode
1 LLWU_P1 input was a source of wakeup from LLS or VLLS mode
0
WUF0
Wakeup Flag for LLWU_P0
Indicates that an enabled external wakeup pin was a source of exiting LLS or VLLS. To clear the flag write
a one to WUF0.
0 LLWU_P0 input was not a source of wakeup from LLS or VLLS mode
1 LLWU_P0 input was a source of wakeup from LLS or VLLS mode
15.3.7 LLWU Flag 2 Register (LLWU_F2)
LLWU_F2 contains the wakeup flags indicating which wakeup source caused the MCU
to exit LLS or VLLS mode. For LLS, this will be the source causing the CPU interrupt
flow. For VLLS, this will be the source causing the MCU reset flow.
The external wakeup flags are read only and clearing a flag is accomplished by a write of
a one to the corresponding WUFx bit. The wakeup flag (WUFx) if set will remain set if
the associated WUPEx bit is cleared.
NOTE
This register is unaffected by wakeup from low leakage modes
(exit from LLS via RESET or any exit from VLLS).
Address: LLWU_F2 is 4007_C000h base + 6h offset = 4007_C006h
Bit 7 6 5 4 3 2 1 0
Read WUF15 WUF14 WUF13 WUF12 WUF11 WUF10 WUF9 WUF8
Write w1c w1c w1c w1c w1c w1c w1c w1c
Reset
0 0 0 0 0 0 0 0
LLWU_F2 field descriptions
Field Description
7
WUF15
Wakeup Flag for LLWU_P15
Indicates that an enabled external wakeup pin was a source of exiting LLS or VLLS. To clear the flag write
a one to WUF15.
Table continues on the next page...
Chapter 15 Low-leakage wake-up unit (LLWU)
K20 Sub-Family Reference Manual, Rev. 6, Nov 2011
Freescale Semiconductor, Inc. 333