Datasheet

5.3.2 General switching specifications
These general purpose specifications apply to all pins configured for:
GPIO signaling
Other peripheral module signaling not explicitly stated elsewhere
Table 10. General switching specifications
Symbol Description Min. Max. Unit Notes
GPIO pin interrupt pulse width (digital glitch filter
disabled) — Synchronous path
1.5 Bus clock
cycles
1, 2
GPIO pin interrupt pulse width (digital glitch filter
disabled, analog filter enabled) — Asynchronous path
100 ns
GPIO pin interrupt pulse width (digital glitch filter
disabled, analog filter disabled) — Asynchronous path
16 ns 3
External reset pulse width (digital glitch filter disabled) 100 ns 3
Mode select (EZP_CS) hold time after reset
deassertion
2 Bus clock
cycles
Port rise and fall time (high drive strength)
Slew disabled
1.71 ≤ V
DD
≤ 2.7V
2.7 ≤ V
DD
≤ 3.6V
Slew enabled
1.71 ≤ V
DD
≤ 2.7V
2.7 ≤ V
DD
≤ 3.6V
14
8
36
24
ns
ns
ns
ns
4
Port rise and fall time (low drive strength)
Slew disabled
1.71 ≤ V
DD
≤ 2.7V
2.7 ≤ V
DD
≤ 3.6V
Slew enabled
1.71 ≤ V
DD
≤ 2.7V
2.7 ≤ V
DD
≤ 3.6V
14
8
36
24
ns
ns
ns
ns
5
t
io50
Port rise and fall time (high drive strength)
Slew disabled
1.71 ≤ V
DD
≤ 2.7V
2.7 ≤ V
DD
≤ 3.6V
Slew enabled
1.71 ≤ V
DD
≤ 2.7V
2.7 ≤ V
DD
≤ 3.6V
7
3
28
14
ns
ns
ns
ns
t
io50
Port rise and fall time (low drive strength)
Slew disabled
Table continues on the next page...
General
K60 Sub-Family, Rev5, 10/2013.
22 Freescale Semiconductor, Inc.