Datasheet

Electrical and Thermal Characteristics
MPC5200 Data Sheet, Rev. 4
Freescale Semiconductor 49
Figure 34. Timing Diagram — SPI Slave Mode, Format 0 (CPHA = 0)
NOTE
Output timing was specified at a nominal 50 pF load.
Table 38. Timing Specifications — SPI Master Mode, Format 1 (CPHA = 1)
Sym Description Min Max Units SpecID
1 Cycle time 4 1024 IP-Bus Cycle
1
NOTES:
1
Inter Peripheral Clock is defined in the MPC5200 User Manual [1].
A11.21
2 Clock high or low time 2 512 IP-Bus Cycle
1
A11.22
3 Slave select clock delay 15.0 ns A11.23
4 Output data valid 20.0 ns A11.24
5 Input Data setup time 20.0 ns A11.25
6 Input Data hold time 20.0 ns A11.26
7 Slave disable lag time 15.0 ns A11.27
8 Sequential Transfer delay 1 IP-Bus Cycle
1
A11.28
9 Clock falling time 7.9 ns A11.29
10 Clock rising time 7.9 ns A11.30
SCK
(CLKPOL=0)
SCK
(CLKPOL=1)
MOSI
Input
Input
Input
SS
Input
MISO
Output
1
22
9
3
7
4
6
5
8