Datasheet

S12 Clock, Reset and Power Management Unit (S12CPMU)
MC9S12G Family Reference Manual, Rev.1.23
Freescale Semiconductor 401
NOTE
Since the IRC1M frequency is not a linear function of the temperature, but
more like a parabola, the above relative variation is only an indication and
should be considered with care.
Be aware that the output frequency vary with TC trimming. A frequency
trimming correction is therefore necessary. The values provided in
Table 10-23 are typical values at ambient temperature which can vary from
device to device.
10.3.2.19 S12CPMU Oscillator Register (CPMUOSC)
This registers configures the external oscillator (XOSCLCP).
Read: Anytime
Write: Anytime if PROT=0 (CPMUPROT register) and PLLSEL=1 (CPMUCLKS register). Else write has
no effect.
NOTE.
Write to this register clears the LOCK and UPOSC status bits.
0x02FA
76543210
R
OSCE Reserved
OSCPINS_E
N
Reserved]
W
Reset 00000000
Figure 10-27. S12CPMU Oscillator Register (CPMUOSC)