Datasheet
Section 21 FSI Interface
Rev. 2.00 Sep. 28, 2009 Page 696 of 994
REJ09B0452-0200
21.3.13 FSI Command Register (FSICMDR)
FSICMDR stores command data during FSI command reception. FSICMDR stores command data
when the FSICMDI bit in FSILSTR1 is cleared to 0. It does not store command data when the
FSICMDI bit is set to 1.
R/W
Bit Bit Name
Initial
Value EC Host Description
7 to 0 bit 7 to bit 0 All 0 R ⎯ These bits store an FSI command.
21.3.14 FSI LPC Command Status Register 1 (FSILSTR1)
FSILSTR1 indicates the LPC internal status.
R/W
Bit Bit Name
Initial
Value EC Host Description
7 CMDBUSY 0 R/W* R FSI Command Busy Flag
0: The FSI command execution is completed.
[Clearing condition]
• When this bit is read as 1 and then written with 0.
1: The FSI command execution is in progress.
[Setting condition]
• When an FSI command is received.
6 FSICMDI 0 R/W* R FSI Command Interrupt Flag
0:The FSI command interrupt processing is
completed.
[Clearing condition]
• When this bit is read as 1 and then written with 0.
1: The FSI command interrupt processing is in
progress.
[Setting condition]
• When an FSI command is received.










