Datasheet

Section 26 Power-Down Modes
Rev. 2.00 Sep. 28, 2009 Page 854 of 994
REJ09B0452-0200
26.7 Module Stop Mode
Module stop mode can be individually set for each on-chip peripheral module.
When the corresponding MSTP bit in MSTPCR is set to 1, module operation stops at the end of
the bus cycle and a transition is made to module stop mode. In turn, when the corresponding
MSTP bit is cleared to 0, module stop mode is cleared and module operation resumes at the end of
the bus cycle. In module stop mode, the internal states of on-chip peripheral modules other than
the SCI, PWM, PWMX, and A/D converter are retained.
After the reset state is cancelled, all on-chip peripheral modules are in module stop mode.
While an on-chip peripheral module is in module stop mode, its registers cannot be read from or
written to.
26.8 Usage Notes
26.8.1 I/O Port Status
The status of the I/O ports is retained in software standby mode. Therefore, while a high level is
output or the pull-up MOS is on, the current consumption is not reduced by the amount of current
to support the high level output.
26.8.2 Current Consumption when Waiting for Oscillation Stabilization
The current consumption increases during oscillation stabilization.